MT48LC4M32B2P-6A IT (MICRON)

F2253746
нет данных
 
SDRAM, 4М х 32бита, 6нс, TSOP-II-86

Документация
Technical Data Sheet EN

БрендMICRON НаименованиеMT48LC4M32B2P-6A IT Цена заШтука Страна производстваSingapore СкладFarnell

SDRAM, 4М х 32бита, 6нс, TSOP-II-86

The MT48LC4M32B2P-6A IT is a SDR SDRAM with high-speed CMOS and uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed and random-access operation. This is a high-speed CMOS, dynamic random-access memory containing 134217728-bits. It is internally configured as a quad-bank DRAM with a synchronous interface. Read and write accesses to the SDRAM is burst-oriented, accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an active command, which is then followed by a read or write command.
  • PC100-compliant
  • Fully synchronous, all signals registered on positive edge of system clock
  • Internal banks for hiding row access/precharge
  • Auto precharge, includes concurrent auto precharge and auto refresh modes
  • Self refresh mode
  • LVTTL-compatible inputs and outputs

Области применения

Связь и Сеть

Время Доступа:
6нс
Количество Выводов:
86вывод(-ов)
Конфигурация памяти DRAM:
4М x 32бит
Линейка Продукции:
-
Максимальная Рабочая Температура:
85°C
Минимальная Рабочая Температура:
-40°C
Размер Страницы:
-
Соответствует Фталатам RoHS:
Будет Указано Позже
Стиль Корпуса Микросхемы Памяти:
TSOP-II
Тип Интерфейса ИС:
-
SVHC (Особо Опасные Вещества):
No SVHC (17-Dec-2015)
RoHS статус:
Да
Популярные товары